sg happening
← 返回职位列表
ADVANCED MICRO DEVICES (SINGAPORE) PTE LTD

Silicon Design Engineer

Fresh/entry level Permanent 0 年以上经验

月薪

$4,500 – $6,000

发布时间

2026年3月19日

截止 2026年4月2日

技能

Data AnalysisTest CasesDigital DesignUVMRTL DesignFunctional Verificationscripting languagesSystem VerilogDebuggingIC

职位描述

THE ROLE:

We are seeking a motivated and detail-oriented Verification Engineer to join our DDR PHY IP development team. As an entry-level engineer, you will play a key role in verifying high-performance DDR PHY intellectual property used in cutting-edge SoCs across data center, mobile, and automotive markets. You’ll work closely with experienced design and architecture teams to develop robust verification environments, ensure design correctness, and contribute to silicon success

THE PERSON:

The ideal candidate is a passionate and driven engineer with a strong foundation in digital design. You are detail-oriented, eager to learn, and excited by the challenge of working on complex DDR PHY IP used in high-performance systems. You thrive in collaborative environments, take initiative in solving technical problems, and communicate clearly with both design and verification teams. Above all, you are motivated to grow your expertise in memory interface technologies and contribute to delivering reliable, high-quality silicon products.

KEY RESPONSIBILITIES:

  • Develop and maintain UVM-based verification environments for DDR PHY IP.
  • Write and execute test plans, directed and constrained-random tests, and functional coverage models.
  • Debug simulation failures, analyze waveforms, and work with RTL designers to resolve issues.
  • Create and maintain verification collateral, including testbenches, checkers, and scoreboards.
  • Perform regression runs, track functional coverage, and ensure full design verification closure.
  • Contribute to automation scripts for regression, data analysis, and verification efficiency improvements.

PREFERRED EXPERIENCE:

  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or related field.
  • Strong understanding of digital design fundamentals (clocking, timing, state machines, analog design basics).
  • Experience with SystemVerilog and UVM (academic or internship exposure preferred).
  • Familiarity with simulation tools such as Synopsys VCS, Cadence Xcelium, or Mentor Questa.
  • Basic understanding of DDR memory protocols and PHY architecture is a plus.
  • Proficiency in scripting languages (Python, Perl, or TCL) for automation.
  • Excellent analytical, debugging, and communication skills.
  • Enthusiasm for learning and problem-solving in a collaborative, fast-paced environment.

ACADEMIC CREDENTIALS:

  • Bachelor’s or Master’s degree in related discipline preferred